### VLSI Summer School Project Documentation 2025

Group Member:Krrish Kumar(23EE10033)
Kushagra Poonia(23EE10036)

# Assignment 7: FC\_DIFF\_DUMMY

## Circuit Diagram:



### Assignment 7: FC\_DIFF\_DUMMY

### Transient analysis:



### Input signals:

Vip: PULSE(0.35 0.15 0 100n 100n 50u 100u)

Vin: PULSE(0.4 0.8 0 100n 100n 50u 100u)

Clk signal: PULSE(0 1.2 0 1n 1n 100n 20u)

#### Output signals:

Vout\_p1: ranging from 300mV TO 800 mV

Vout\_n1: ranging from 350mV TO 840 mV